



- The original PC bus developed by IBM in 1982 was 16 bits wide and operated at 4.77 MHz
- This was known as the ISA bus, capable of transferring data at a whopping rate of 9 Mbytes per second!

- Gradually peripherals such as video cards and hard drives required a higher bandwidth, and in 1992 Intel introduced the PCI bus standard to allow connected devices direct access to the system memory
- It detached the speed of the peripheral bus from that of the memory, so even though today's Front Side Buses can run up to 800 MHz, the PCI devices can operate at their own independent speed

## What is PCI?

- The Peripheral Component Interconnect is an interconnect bus developed by Intel in 1992 which runs at 33 MHz and supports plug-and-play
  It allows high speed connection between peripherals, and from the peripherals to the
- peripherals, and from the peripherals to the processor Allows for transfer of data amongst peripher
- Allows for transfer of data amongst peripherals independently of the processor
- Found on many desktops, but not limited to them, the PCI bus is a 32 bit wide bus capable of transferring at data rates up to 132 MBytes per second
- A 66 MHz, 64-bit version is capable of transfer rates of up to 524 Mbytes/second































| PCI Write Example       |                                        |           |          |          |                                                                   |
|-------------------------|----------------------------------------|-----------|----------|----------|-------------------------------------------------------------------|
|                         |                                        |           |          |          | ADCLK 1 2 3 4 5 6<br>PTATNM 1 1 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |
| Defined PT<br>Bus Width | APTD Register Write Byte Lane Steering |           |          | Steering | PTBURST#                                                          |
|                         | BYTE3                                  | BYTE2     | BYTE1    | BYTE0    | PTWR /                                                            |
| 32 Bit Data Bus         | DQ[31:24]                              | DQ[23:16] | DQ[15:8] | DQ[7:0]  | PTBE[3:0]                                                         |
| 8 Bit Data Bus          | DQ[7:0]                                | DQ[7:0]   | DQ[7:0]  | DQ[7:0]  | DXFR#                                                             |
|                         |                                        |           |          |          | DQ(310)                                                           |
|                         |                                        | _         |          | _        |                                                                   |





























